Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition | Agenda Bookshop Skip to content
Please note that books with a 10-20 working days delivery time may not arrive before Christmas.
Please note that books with a 10-20 working days delivery time may not arrive before Christmas.
A01=Avinash Sodani
A01=James Jeffers
A01=James Reinders
Age Group_Uncategorized
Age Group_Uncategorized
Author_Avinash Sodani
Author_James Jeffers
Author_James Reinders
automatic-update
Category1=Non-Fiction
Category=UKC
Category=UMX
COP=United States
Delivery_Delivery within 10-20 working days
Format=BC
Format_Paperback
Language_English
PA=In stock
Price_€20 to €50
PS=Active
softlaunch

Intel Xeon Phi Processor High Performance Programming: Knights Landing Edition

Paperback | English

By (author): Avinash Sodani James Jeffers James Reinders

Intel Xeon Phi Processor High Performance Programming is an all-in-one source of information for programming the Second-Generation Intel Xeon Phi product family also called Knights Landing. The authors provide detailed and timely Knights Landingspecific details, programming advice, and real-world examples. The authors distill their years of Xeon Phi programming experience coupled with insights from many expert customers - Intel Field Engineers, Application Engineers, and Technical Consulting Engineers - to create this authoritative book on the essentials of programming for Intel Xeon Phi products. Intel (R) Xeon Phi (TM) Processor High-Performance Programming is useful even before you ever program a system with an Intel Xeon Phi processor. To help ensure that your applications run at maximum efficiency, the authors emphasize key techniques for programming any modern parallel computing system whether based on Intel Xeon processors, Intel Xeon Phi processors, or other high-performance microprocessors. Applying these techniques will generally increase your program performance on any system and prepare you better for Intel Xeon Phi processors. See more
Current price €46.22
Original price €58.50
Save 21%
A01=Avinash SodaniA01=James JeffersA01=James ReindersAge Group_UncategorizedAuthor_Avinash SodaniAuthor_James JeffersAuthor_James Reindersautomatic-updateCategory1=Non-FictionCategory=UKCCategory=UMXCOP=United StatesDelivery_Delivery within 10-20 working daysFormat=BCFormat_PaperbackLanguage_EnglishPA=In stockPrice_€20 to €50PS=Activesoftlaunch
Delivery/Collection within 10-20 working days
Product Details
  • Format: Paperback
  • Dimensions: 191 x 235mm
  • Publication Date: 20 Jun 2016
  • Publisher: Elsevier Science & Technology
  • Publication City/Country: United States
  • Language: English
  • ISBN13: 9780128091944

About Avinash SodaniJames JeffersJames Reinders

Jim Jeffers was the primary strategic planner and one of the first full-time employees on the program that became Intel (R) MIC. He served as lead SW Engineering Manager on the program and formed and launched the SW development team. As the program evolved he became the workloads (applications) and SW performance team manager. He has some of the deepest insight into the market architecture and programming usages of the MIC product line. He has been a developer and development manager for embedded and high performance systems for close to 30 years. James Reinders is a senior engineer who joined Intel Corporation in 1989 and has contributed to projects including the world''s first TeraFLOP supercomputer (ASCI Red) as well as compilers and architecture work for a number of Intel processors and parallel systems. James has been a driver behind the development of Intel as a major provider of software development products and serves as their chief software evangelist. James has published numerous articles contributed to several books and is widely interviewed on parallelism. James has managed software development groups customer service and consulting teams business development and marketing teams. James is sought after to keynote on parallel programming and is the author/co-author of three books currently in print including Structured Parallel Programming published by Morgan Kaufmann in 2012. Avinash Sodani is the chief architect of the Knights Landing Xeon Phi Processor. He has many years of experience architecting high end processors and previously was one of the architects for the first Core(tm) processor codenamed Nehalem.

We use cookies to ensure that we give you the best experience on our website. If you continue we'll assume that you are understand this. Learn more
Accept