Guessing Random Additive Noise Decoding: A Hardware Perspective | Agenda Bookshop Skip to content
Please note that books with a 10-20 working days delivery time will not arrive before Christmas.
Please note that books with a 10-20 working days delivery time will not arrive before Christmas.
A01=Marwan Jalaleddine
A01=Syed Mohsin Abbas
A01=Warren J. Gross
Age Group_Uncategorized
Age Group_Uncategorized
Author_Marwan Jalaleddine
Author_Syed Mohsin Abbas
Author_Warren J. Gross
automatic-update
Category1=Non-Fiction
Category=GPF
Category=GPJ
Category=TJK
Category=UK
Category=UYF
COP=Switzerland
Delivery_Pre-order
Language_English
PA=Not yet available
Price_€100 and above
PS=Active
softlaunch

Guessing Random Additive Noise Decoding: A Hardware Perspective

This book gives a detailed overview of a universal Maximum Likelihood (ML) decoding technique, known as Guessing Random Additive Noise Decoding (GRAND), has been introduced for short-length and high-rate linear block codes. The interest in short channel codes and the corresponding ML decoding algorithms has recently been reignited in both industry and academia due to emergence of applications with strict reliability and ultra-low latency requirements . A few of these applications include Machine-to-Machine (M2M) communication, augmented and virtual Reality, Intelligent Transportation Systems (ITS), the Internet of Things (IoTs), and Ultra-Reliable and Low Latency Communications (URLLC), which is an important use case for the 5G-NR standard.

GRAND features both soft-input and hard-input variants. Moreover, there are traditional GRAND variants that can be used with any communication channel, and specialized GRAND variants that are developed for a specific communication channel. This book presents a detailed overview of these GRAND variants and their hardware architectures.

The book is structured into four parts. Part 1 introduces linear block codes and the GRAND algorithm. Part 2 discusses the hardware architecture for traditional GRAND variants that can be applied to any underlying communication channel. Part 3 describes the hardware architectures for specialized GRAND variants developed for specific communication channels. Lastly, Part 4 provides an overview of recently proposed GRAND variants and their unique applications.

This book is ideal for researchers or engineers looking to implement high-throughput and energy-efficient hardware for GRAND, as well as seasoned academics and graduate students interested in the topic of VLSI hardware architectures. Additionally, it can serve as reading material in graduate courses covering modern error correcting codes and Maximum Likelihood decoding for short codes.

See more
Current price €128.69
Original price €142.99
Save 10%
A01=Marwan JalaleddineA01=Syed Mohsin AbbasA01=Warren J. GrossAge Group_UncategorizedAuthor_Marwan JalaleddineAuthor_Syed Mohsin AbbasAuthor_Warren J. Grossautomatic-updateCategory1=Non-FictionCategory=GPFCategory=GPJCategory=TJKCategory=UKCategory=UYFCOP=SwitzerlandDelivery_Pre-orderLanguage_EnglishPA=Not yet availablePrice_€100 and abovePS=Activesoftlaunch

Will deliver when available. Publication date 09 Sep 2024

Product Details
  • Dimensions: 210 x 279mm
  • Publication Date: 19 Aug 2024
  • Publisher: Springer International Publishing AG
  • Publication City/Country: Switzerland
  • Language: English
  • ISBN13: 9783031316654

About Marwan JalaleddineSyed Mohsin AbbasWarren J. Gross

Syed Mohsin Abbas is a postdoctoral researcher at Integrated Systems for Information Processing (ISIP) Lab at McGill University Canada. He received his PhD. from the Department of Electronics and Computer Engineering (ECE) at the Hong Kong University of Science and Technology (HKUST). Dr. Abbas's research interests include the development of high-throughput and energy-efficient VLSI architectures for modern channel code decoders. In addition his curiosity is fueled by topics such as information theory VLSI Design Computer Architecture Embedded Systems Massive MIMO and 5G/6G communication.Marwan Jalaleddine is a PhD. candidate and teaching assistant at McGill University. His research interests lie in modern Error Correcting Codes (ECCs) and their application in wireless communication technology.Warren J. Gross is a James McGill Professor and the Chair of the Department of Electrical and Computer Engineering at McGill UniversityMontreal QC Canada. He received the PhD degree from the University of Toronto. His research interests are in the design and implementation of signal processing systems and custom computer architectures. He served as the Chair of the IEEE Signal Processing Society Technical Committee on Design and Implementation of Signal Processing Systems. He has served as a General Chair and Technical Program Chair of several conferences and workshops. He served as an Associate Editor for the IEEE Transactions on Signal Processing and as a Senior Area Editor.

Customer Reviews

Be the first to write a review
0%
(0)
0%
(0)
0%
(0)
0%
(0)
0%
(0)
We use cookies to ensure that we give you the best experience on our website. If you continue we'll assume that you are understand this. Learn more
Accept