Circuit-Technology Co-Optimization of SRAM Design in Advanced CMOS Nodes | Agenda Bookshop Skip to content
Online orders placed from 19/12 onward will not arrive in time for Christmas.
Online orders placed from 19/12 onward will not arrive in time for Christmas.
A01=Francky Catthoor
A01=Hsiao-Hsuan Liu
Age Group_Uncategorized
Age Group_Uncategorized
Author_Francky Catthoor
Author_Hsiao-Hsuan Liu
automatic-update
Category1=Non-Fiction
Category=TJF
Category=TJFC
Category=UKM
COP=Switzerland
Delivery_Pre-order
Language_English
PA=Not yet available
Price_€100 and above
PS=Forthcoming
softlaunch

Circuit-Technology Co-Optimization of SRAM Design in Advanced CMOS Nodes

English

By (author): Francky Catthoor Hsiao-Hsuan Liu

Modern computing enginesCPUs, GPUs, and NPUsrequire extensive SRAM for cache designs, driven by the increasing demand for higher density, performance, and energy efficiency. This book delves into two primary areas within ultra-scaled technology nodes: (1) advancing SRAM bitcell scaling and (2) exploring innovative subarray designs to enhance power-performance-area (PPA) metrics across technology nodes.

The first part of the book utilizes a bottom-up design-technology co-optimization (DTCO) approach, employing a dedicated PPA simulation framework to evaluate and identify the most promising strategies for SRAM bitcell scaling. It offers a comprehensive examination of SRAM bitcell scaling beyond 1 nm node, outlining a structured research cycle that includes identifying scaling bottlenecks, developing cutting-edge architectures with complementary field-effect transistor (CFET) technology, and addressing challenges such as process integration and routing complexities. Additionally, this book introduces a novel write margin methodology to better address the risks of write failures in resistance-dominated nodes. This methodology accounts for time-dependent parasitic bitline effects and incorporates timing setup of write-assist techniques to prevent underestimating the yield loss.

In the second part, the focus shifts to a top-down DTCO approach due to the diminishing returns of bitcell scaling beyond 5 Å node at the macro level. As technology scales, increasing resistance and capacitance (RC) lead designers to adopt smaller subarray sizes to reduce effective RC and enhance subarray-level PPA. However, this approach can result in increased inter-subarray interconnect overhead, potentially offsetting macro-level improvements. This book examines the effects of various subarray sizes on macro-level PPA and finds that larger subarrays can significantly reduce interconnect overhead and improve the energy-delay-area product (EDAP) of SRAM macro. The introduction of the active interconnect (AIC) concept enables the use of larger subarray sizes, while integrating carbon nanotube FET as back-end-of-line compatible devices results in macro-level EDAP improvements of up to 65% when transitioning from standard subarrays to AIC divided subarrays. These findings highlight the future trajectory of SRAM subarray design in deeply scaled nodes.

See more
Current price €107.34
Original price €112.99
Save 5%
A01=Francky CatthoorA01=Hsiao-Hsuan LiuAge Group_UncategorizedAuthor_Francky CatthoorAuthor_Hsiao-Hsuan Liuautomatic-updateCategory1=Non-FictionCategory=TJFCategory=TJFCCategory=UKMCOP=SwitzerlandDelivery_Pre-orderLanguage_EnglishPA=Not yet availablePrice_€100 and abovePS=Forthcomingsoftlaunch

Will deliver when available. Publication date 14 Feb 2025

Product Details
  • Dimensions: 155 x 235mm
  • Publication Date: 14 Feb 2025
  • Publisher: Springer International Publishing AG
  • Publication City/Country: Switzerland
  • Language: English
  • ISBN13: 9783031761089

About Francky CatthoorHsiao-Hsuan Liu

Hsiao-Hsuan Liu received her Ph.D. degree in Electrical Engineering from KU Leuven in collaboration with imec Leuven Belgium in 2024. She obtained her M.S. degree from the Graduate Institute of Electronics Engineering at National Taiwan University Taipei Taiwan in 2019 and her B.S. degree in Optics and Photonics from National Central University Taoyuan Taiwan in 2017. Her current research interests include SRAM design and technology co-optimization (DTCO) based on nanosheet (NS) forksheet (FS) and complementary field-effect transistor (CFET) technologies. Francky Catthoor received a Ph.D. in EE from the Katholieke Univ. Leuven Belgium in 1987.  Between 1987 and 2000 he has headed several research domains in the area of synthesis techniques and architectural methodologies. Since 2000 he is strongly involved in other activities at IMEC including co-exploration of application computer architecture and deep submicron technology aspects biomedical systems and IoT sensor nodes and photo-voltaic modules combined with renewable energy systems all at IMEC Leuven Belgium.  Currently he is an IMEC senior fellow. He is also part-time full professor at the EE department of the KULeuven. He has been associate editor for several IEEE and ACM journals and was elected IEEE fellow in 2005.

Customer Reviews

Be the first to write a review
0%
(0)
0%
(0)
0%
(0)
0%
(0)
0%
(0)
We use cookies to ensure that we give you the best experience on our website. If you continue we'll assume that you are understand this. Learn more
Accept